Lab Experiment 4
Time Multiplexed Display
October 2, 2018

By: Calvin Truong Tony Lee



# Objective:

The objective of this lab was to create a clock using Verilog in order to control all of the seven segment display. The ultimate goal was to display different values on each of the display. Four new modules need to be created for this lab. The first one is a clock generator. It accepts a reset button and a 100MHz clock and generates a 1KHz clock enable signal. The next module is a data generation. We hardcoded what we wanted to display on the seven segment displays. In this lab we wanted to display "ECE3300" leaving the last one for us to decide. Another module we created was a counter module. It accepts both clocks to count from 0 to the number we input through the board. Lastly, a 8 to 1 mux was needed to allow us to control what is being displayed.

## Procedure:

- 1. Created a clock generator to generate a 1KHz enable signal when it is 10 ns wide. A reset button was also hooked into this module. Set the MAX\_COUNT local parameter to 9 for simulation testing and change the local parameter to 99999 for synthesist testing.
- 2. Made a module that generates the data of the inputs onto the seven segment display. "ECE3300" was hardcoded in the module.
- 3. A counter was created that made use of both clocks to count up to the inputted value.
- 4. An 8 to 1 mux needed to be created to display the inputs onto the seven segment display.
- 5. The 3 to 8 decoder and seven segment decoder was copied from the previous lab as well.
- 6. A large seven\_seg\_display module was created that incorporated all the modules needed to display our desired output, including: the counter, 8 to 1 mux, 3 to 8 decoder, and seven segment decoder. The counter's output is the input of the 3 to 8 decoder and 8 to 1 mux. The output of the mux is then linked to the seven segment decoder.
- 7. A large module was created which included all the modules mentioned. The clock generator, data generator and reset button is connected to the large seven\_seg\_display module
- 8. Developed a test bench as well as connect all of the constraints onto the FPGA board to display the results.

# Verilog:

```
lab4_top.v *
C:/Users/CalvinT/Desktop/ECE3300/Lab4/Lab4.srcs/sources_1/new/lab4_top.v
Q 💾 ← → 🔏 🖫 🗈 🗡 // 🕮 ♀
     'timescale lns / lps
 // Module: lab4 top
     // Engineer: Calvin Truong and Tony Lee
 5 0 //
 7 - module lab4 top(Clk100MHz, NumDigits, Sw, BTNC, CA, CB, CC, CD, CE, CF, CG, DP, AN);
         input Clk100MHz, BTNC;
 9
        input [2:0] NumDigits;
10
       input [5:0] Sw;
11
        output CA, CB, CC, CD, CE, CF, CG, DP;
12
        output [7:0] AN;
13
        wire reset n;
        wire ClklKHzEn;
14
15
        wire [7:0] XDP;
        wire [31:0] Data;
16
17
18
       not (reset_n, BTNC);
19
20
        clk_gen u_clk_gen(
21 :
            .Clk100MHz (Clk100MHz),
22
            .reset_n(reset_n),
23
            .ClklKHzEn (ClklKHzEn)
24
        );
25
26
        data gen u data gen (
27
            .X(Sw[3:0]),
28
            .Y(Sw[5:4]),
29
            . Data (Data),
30
            .XDP (XDP)
31
        );
32 ;
33
        seven_seg_display u_seven_seg_display(
34
           .Clk100MHz(Clk100MHz),
35
           .ClklKHzEn(ClklKHzEn),
36 :
           .NumDigits (NumDigits),
37
           .Data (Data),
38 ;
           .XDP(XDP),
39
           .reset_n(reset_n),
40
           .CA(CA),
41
           .CB(CB),
42
           .CC(CC),
43
           .CD(CD),
44
           .CE (CE),
45
           .CF(CF),
46
           .CG(CG),
47
           .DP(DP),
48
           .AN(AN)
49
       );
50 ;
        assign reset_n = ~BTNC;
51 endmodule
```

## clk\_gen.v\*

32 (-)

end

33 @ endmodule

C:/Users/CalvinT/Desktop/ECE3300/Lab4/Lab4.srcs/sources\_1/new/clk\_gen.v

```
Q 💾 ← → 🐰 🖺 🛍 🗙 // 🖩 🗘
1 'timescale lns / lps
3 // Module:clk gen
4 : // Engineer: Calvin Truong and Tony Lee
5 0 //
6
7 — module clk_gen(Clk100MHz, reset_n, Clk1KHzEn);
     input Clk100MHz, reset n;
9
      output ClklKHzEn;
10
      //localparam MAX COUNT = 9; //Simulation
11 !
12
      localparam MAX_COUNT = 99999; //Synthesis
13
14
      reg ClklKHzEn;
15
      reg [16:0] cnt;
16 ;
17 🖨
     always @(posedge Clk100MHz) begin
18 □
         if (!reset n)
19
              cnt <= 0;
           else if (cnt == MAX_COUNT)
20 🖯
21 :
              cnt <= 0;
22
           else
23 🖨
            cnt <= cnt + 1;
24 🖨
       end
25 🖯
      always @(posedge Clk100MHz) begin
26 🖯
          if (!reset n)
27 !
              Clk1KHzEn <= 0;
28 🖯
          else if (cnt == MAX_COUNT)
29
              ClklKHzEn <= 1;
30 ;
          else
31 🖨
              ClklKHzEn <= 0;
```

### data\_gen.v

C:/Users/CalvinT/Desktop/ECE3300/Lab4/Lab4.srcs/sources\_1/new/data\_gen.v

```
Q 🕍 ← → ¼ 🖺 🛅 🗙 // 🖩 ♀
1 'timescale lns / lps
3 // Module:data gen
4 : // Engineer: Calvin Truong and Tony Lee
5 0 //
6 :
7 
module data_gen(X, Y, Data, XDP);
8
      input [3:0] X;
9 ;
       input [1:0] Y;
10
      output reg [31:0] Data;
       output reg [7:0] XDP;
12
13 🗇
       always @ (X or Y) begin
14 :
      Data = {28'hECE3300,X};
15
          XDP = \{6'b010101, Y\};
16 🖨
       end
17 \(\hat{\text{-}}\) endmodule
```

### counter.v

C:/Users/CalvinT/Desktop/ECE3300/Lab4/Lab4.srcs/sources\_1/new/counter.v

```
Q 💾 ← → ¼ 📵 🛍 🗙 // 🕮 ♀
1 'timescale lns / lps
// Module:counter
4
    // Engineer: Calvin Truong and Tony Lee
5 0 //
6
7 
module counter(Clk100MHz, Clk1KHzEn, reset_n, NumDigits, cnt);
     input Clk100MHz, Clk1KHzEn, reset n;
9 ;
      input [2:0] NumDigits;
10
       output reg [2:0] cnt = 0;
11 !
12 🗇
      always @ (posedge Clk100MHz)
13 🖨
          begin
14 🖯
              if (!reset n)
15
                  cnt <= 0;
16 🖯
              else if (ClklKHzEn == 1)
17 🖯
             begin
18 🖯
                      if (NumDigits == 0)
19
                        cnt <= 3'b0000;
20 🖨
                      else if (cnt == NumDigits)
21 :
                        cnt <= 3'b000;
22 🖨
                      else if (NumDigits > 1)
23 🗎
                        cnt <= cnt + 1;
24 🖨
                  end
25 🖨
           end
26 endmodule
```

#### seven seg display.v\*

C:/Users/CalvinT/Desktop/ECE3300/Lab4/Lab4.srcs/sources\_1/new/seven\_seg\_display.v

```
Q 🛗 ← → 🐰 🖺 🗈 🗙 // 🖩 🗘
1 'timescale lns / lps
3 // Module: seven seg display
    // Engineer: Calvin Truong and Tony Lee
4 !
5 0 //
 7 🖯 module seven_seg_display(Clkl00MHz, ClklKHzEn, NumDigits, Data, XDP, reset_n, CA, CB, CC, CD, CE, CF, CG, DP, AN);
8
      input Clk100MHz, Clk1KHzEn, reset_n;
9
        input [2:0] NumDigits;
10
       input [31:0] Data;
11
       input [7:0] XDP;
        output CA, CB, CC, CD, CE, CF, CG;
12
13
        output reg DP;
14
        output [7:0] AN;
15
16
        wire [2:0] DigitSelect;
17
        wire[6:0] wireDec;
18
        reg [3:0] D;
19
20
       //module counter(clk100MHz, clk1KHzEn, reset_n, NumDigits, count);
21
       counter u_counter(
          .Clk100MHz(Clk100MHz),
22
23
            .ClklKHzEn(ClklKHzEn),
24
           .reset_n(reset_n),
25
           .NumDigits (NumDigits),
26
           .cnt(DigitSelect)
27
           );
28
29
       //module decoder 3 8 (X, En, Yout);
30
       decoder_3_8 u_decoder_3_8(
31
           .X(DigitSelect),
32
            .En(1'b1),
33
           . Yout (AN)
34
           );
35
        //multiplexer with the block
36
37 ⊡
       always @ (posedge Clk100MHz)
38 🖨
           begin
39 □
               case (DigitSelect)
                   3'b000: {DP,D} <= {XDP[0], Data[3:0]};
40 :
41 !
                   3'b001: {DP,D} <= {XDP[1], Data[7:4]};
42
                   3'b010: {DP,D} <= {XDP[2], Data[11:8]};
43
                   3'b011: {DP,D} <= {XDP[3], Data[15:12]};
44
                   3'b100: {DP,D} <= {XDP[4], Data[19:16]};
45
                   3'b101: {DP,D} <= {XDP[5], Data[23:20]};
46 ;
                   3'b110: {DP,D} <= {XDP[6], Data[27:24]};
47
                   3'b111: {DP,D} <= {XDP[7], Data[31:28]};
48 🖨
               endcase
49 🖨
            end
50
51 :
        seven_segment_decoder u_seven_segment_decoder(
52
            .X(D),
53
            .Dec(wireDec)
54
           ):
55 @ endmodule
```

### seven\_segment\_decoder.v

44 🗎 endmodule

C:/Users/CalvinT/Desktop/ECE3300/Lab4/Lab4.srcs/sources\_1/new/seven\_segment\_decoder.v

```
Q 💾 ← 🥕 % 🖺 🗈 🗙 // 頭 ♀
1 'timescale lns / lps
// Module: seven segment decoder
    // Engineer: Calvin Truong and Tony Lee
5 🖨 //
8
    input [3:0] X;
9 !
       output reg [6:0] Dec;
10 :
11 🖨
12
      output wire CA,CB,CC,CD,CE,CF,CG;
13 ;
      assign CA = Dec[6];
14 :
       assign CB = Dec[5];
15
       assign CC = Dec[4];
       assign CD = Dec[3];
16
17
      assign CE = Dec[2];
18 ;
      assign CF = Dec[1];
19 🖨
      assign CG = Dec[0]; */
20
21 🖯
       always @(X)
22 🖯
          begin
23 🖯
              case (X)
24
                 0: Dec = 7'b0000001;
25 ;
                 1: Dec = 7'b1001111;
26
                 2: Dec = 7'b0010010;
27
                 3: Dec = 7'b0000110;
                 4: Dec = 7'b1001100;
28 ;
29
                 5: Dec = 7'b0100100;
30 ;
                 6: Dec = 7'b0100000;
31
                 7: Dec = 7'b0001111;
32
                 8: Dec = 7'b00000000;
                 9: Dec = 7'b0000100;
33
34
                 10: Dec = 7'b0001000;
35
                 11: Dec = 7'b1100000;
                 12: Dec = 7'b0110001;
36
                 13: Dec = 7'b1000010;
37
38
                 14: Dec = 7'b0110000;
39
                 15: Dec = 7'b0111000;
                 default: Dec = 7'b1111111;
40
41 🖨
              endcase
42 🖨
          end
43
```

### decoder\_3\_8.v

C:/Users/CalvinT/Desktop/ECE3300/Lab4/Lab4.srcs/sources\_1/new/decoder\_3\_8.v

```
1 'timescale lns / lps
3 // Module: decoder 3 8
4 : // Engineer: Calvin Truong and Tony Lee
5 0 //
6
7 
module decoder_3_8(X, En, Yout);
8
       input [2:0] X;
9 ;
       input En;
10
   output reg [7:0] Yout;
11 ;
12 🖯
      always @(X, En)
13 🖯
         if (~En)
              Yout = 8'b1111 1111;
14
15
          else
16 🖯
             case (X)
17
                 0: Yout = 8'bllll_lll0;
18 ;
                 1: Yout = 8'bl111_1101;
19
                 2: Yout = 8'bl111_1011;
20
                 3: Yout = 8'b1111 0111;
21
                 4: Yout = 8'b1110 1111;
22
                 5: Yout = 8'b1101 1111;
23
                 6: Yout = 8'b1011 1111;
24
                 7: Yout = 8'b0111_1111;
25
                 default: Yout = 8'b1111 1111;
26 🖨
             endcase
27 endmodule
```

#### Testbench: lab4\_tb.v C:/Users/CalvinT/Desktop/ECE3300/Lab4/Lab4.srcs/sim\_1/new/lab4\_tb.v Q 💾 ← 🥕 🔏 📳 🛅 🗙 // 🖩 ♀ 1 'timescale lns / lps 3 // Module: lab4 tb 4 // Engineer: Calvin Truong and Tony Lee 5 0 // 6 7 module lab4\_tb(); reg Clk100MHz, BTNC; 9 reg [2:0] NumDigits; 10 reg [5:0] Sw; 11 12 wire CA, CB, CC, CD, CE, CF, CG, DP; 13 wire [7:0] AN; 14 lab4 top u lab4 top ( 15 .Clk100MHz (Clk100MHz), 16 17 .NumDigits (NumDigits), 18 . Sw (Sw), 19 .BINC (BINC) , 20 .CA(CA), 21 .CB(CB), 22 .CC(CC), 23 .CD(CD), 24 .CE(CE), 25 .CF(CF), 26 .CG(CG), 27 .DP(DP), .AN(AN) 28 29 ); initial Clk100MHz = 0; 30 31 always #5 Clk100MHz = ~Clk100MHz; 32 33 🖨 initial begin 34 BTNC = 1; NumDigits = 7; 36 Sw = 0; 37 #100; 38 BTNC = 0;39 #10000; 40 \$finish;

41 (

42

end

43 @ endmodule

## **Simulation:**



lab4\_tb\_behav.wcfg \_ 0 2 > Q H Q Q X + H H H = + H A A A Name Value ₩ Clk100MHz # reset\_n > W cnt[16:0] 5 0 > W DigitSelect[2:0] > **MAX\_COUNT**[31:0] 9 > W NumDigits[2:0] **₩** BTNC ₩ Sw[5:0] & CA & CB 0 ₩ CC ₩ CD 0 & CE & CF 6 CG DP 0 11111110 ✓ ₩ AN[7:0] 11101111 11011111 10111111 01111111 11111110 6 [7]

16 [3] 16 [2] 16 [1] 16 [0] Calvin Truo... | Tony Lee

### Constraint:

```
6 ! ## Clock signal
7 set property -dict { PACKAGE PIN E3 IOSTANDARD LVCMOS33 } [get ports { Clk100MHz }]; #IO L12P T1 MRCC 35 Sch=clk100mhz
  create clock -add -name sys_clk_pin -period 10.00 -waveform {0 5} [get ports {Clk100MHz}];
10
11 ' ##Switches
14 | set_property -dict { PACKAGE_PIN L16
                            IOSTANDARD LVCMOS33 } [get ports { NumDigits[1] }]; #IO L3N TO DQS EMCCLK 14 Sch=sw[1]
15 set property -dict { PACKAGE PIN M13 IOSTANDARD LVCMOS33 } [get ports { NumDigits[2] }]; #IO L6N TO D08 VREF 14 Sch=sw[2]
18 | set property -dict { PACKAGE PIN T18
                            IOSTANDARD LVCMOS33 } [get ports { Sw[2] }]; #IO L7N T1 D10 14 Sch=sw[5]
19 set property -dict { PACKAGE_PIN U18 IOSTANDARD LVCMOS33 } [get ports { Sw[2] }]; #IO_LINN T2_AI3_D29_14 Sch=sw[6]
20 set property -dict { PACKAGE_PIN R13 IOSTANDARD LVCMOS33 } [get ports { Sw[4] }]; #IO L5N TO D07 14 Sch=sv[7]
61 set property -dict { PACKAGE PIN R10 IOSTANDARD LVCMOS33 } [get ports { CB }]; #IO 25 14 Sch=cb
62 set property -dict { PACKAGE_PIN K16 IOSTANDARD LVCMOS33 } [get ports { CC }]; #IO 25 15 Sch=cc
65 set property -dict { PACKAGE PIN T11 IOSTANDARD LVCMOS33 } [get ports { CF }]; #IO L19P T3 A10 D26 14 Sch=cf
66 set property -dict { PACKAGE_PIN L18 IOSTANDARD LVCMOS33 } [get ports { CG }]; #IO L4P TO D04 14 Sch=cg
67
69
70 | set property -dict { PACKAGE PIN J17 | IOSTANDARD LVCMOS33 } [get ports { AN[0] }]; #IO L23P T3 FOE B 15 Sch=an[0]
71 set_property -dict { PACKAGE_PIN J18 IOSTANDARD LVCMOS33 } [get_ports { AN[1] }]; #IO_L23N_T3_FWE_B_15 Sch=an[1]
74 set property -dict { PACKAGE PIN P14 IOSTANDARD LVCMOS33 } [get ports { AN[4] }]; #IO L8N T1 D12 14 Sch=an[4]
75 set property -dict { PACKAGE_PIN T14 IOSTANDARD LVCMOS33 } [get ports { AN[5] }]; #IO L14P T2 SRCC 14 Sch=an[5]
77 set property -dict { PACKAGE_PIN U13 IOSTANDARD LVCMOS33 } [get ports { AN[7] }]; #IO L23N T3 A02 D18 14 Sch=an[7]
78
79
80 ##Buttons
81
82 | #set property -dict { PACKAGE PIN C12 | IOSTANDARD LVCMOS33 } [get ports { CPU RESETN }]; #IO L3P TO DQS AD1P 15 Sch=cpu resetn
84 | set property -dict { PACKAGE_PIN N17 | IOSTANDARD LVCMOS33 } [get ports { BINC }]; #IO L9P T1 DQS 14 Sch=btnc
```

## Conclusion:

In conclusion, we were able to complete the objective with little error. We ran into one error because we mistakenly used a 1KHz clock in place of a 100MHz clock. We fixed that issue and ran into another error. In our code, our if-else statements were not nested properly, causing issues on the FPGA board. Once we fixed that one last issue, everything ran up to specifications.



Y = 0, X = 0, NumDigits = 3



Y = 0, X = 15 (F), NumDigits = 7



Y = 3, X = 0, NumDigits = 7